VL-PS-COG-T240MBQI-04 REV.A (2.4 TFT CGA+FPA+LBL) AUG/2007 PAGE 1 OF 19 # DOCUMENT NUMBER AND REVISION VL-PS-COG-T240MBQI-04 REV. A (2.4" TFT CGA+FPA+LBL) DOCUMENT TITLE: PRELIMINARY SPECIFICATION OF LCD MODULE TYPE MODEL NO.: COG-T240MBQI-04 | DEPARTMENT | NAME | SIGNATURE | DATE | |-------------|-------------|-------------|-----------| | PREPARED BY | XIAO LI LAN | diao li lan | 2007.8.27 | | CHECKED BY | TOM SUN | TomSun | 2~7.8. 2] | | APPROVED BY | STEVEN ZHOU | Goven | 2007.8.2] | **DISTRIBUTION LIST: MARKETING** VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 2 OF 19 ### **DOCUMENT REVISION HISTORY 1:** | DOCUMENT | DATE | DECCRIPTION | CHANCED | CHECKED | |----------------------|------------|----------------|---------------|---------------| | DOCUMENT<br>REVISION | DATE | DESCRIPTION | CHANGED<br>BY | CHECKED<br>BY | | FROM TO | | | DI | DI | | A | 2007.08.20 | First Release. | XIAOLI LAN | TOM SUN | | A | 2007.08.20 | That Release. | AIAOLI LAN | TOWI SON | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | i l | | | | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 3 OF 19 # **CONTENTS** | | | Page No. | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 1. | GENERAL DESCRIPTION | 4 | | 2. | MECHANICAL SPECIFICATIONS | 4 | | 3. | INTERFACE SIGNALS | 7 | | 4.<br>4.1<br>4.2 | ABSOLUTE MAXIMUM RATINGS<br>ELECTRICAL MAXIMUM RATINGS - FOR IC ONLY<br>ENVIRONMENTAL CONDITION | 8<br>8<br>8 | | 5.<br>5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6 | ELECTRICAL SPECIFICATIONS TYPICAL ELECTRICAL CHARACTERISTICS TOUCH PANEL ELECTRICAL SPECIFICATION TIMING SPECIFICATION DISPLAY ON/OFF SEQUENCE DEEP STANDBY AND SLEEP MODE POWER SUPPLY CONFIGURATION | 9<br>9<br>9<br>10<br>11<br>12<br>13 | | 6. | OPTICAL CHARACTERISTICS | 14 | | 7. | RELIABILITY TEST | 16 | | 8. | TFT PANEL INSPECTION SPECIFICATIONS | 17 | | 9. | REMARK | 19 | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 4 OF 19 ## **VARITRONIX LIMITED** # Preliminary Specification of LCD Module Type Model No.: COG-T240MBQI-04 ### 1. General Description - 2.4"(diagonal), 240 x RGB x 320 dots, 262k colors, QVGA, TFT, transmissive, dot matrix LCD module. - Amorphous Silicon TFT active matrix. - Viewing angle: 12 o'clock. - Driving scheme: 1/320 duty. - Driving IC: 'ILITEK' ILI9320 (COG) TFT controller / driver or equivalent. - Data interface: 8080 system 16-bit Parallel bus interface - Logic voltage: 2.8V(typ.). - Touch panel. - "RoHS" compliance. ### 2. Mechanical Specifications The mechanical detail is shown in Fig. 1 and summarized in Table 1 below. #### Table 1 | Parameter | | Specifications | Unit | |--------------------|---------------------|---------------------------------------------|-------| | Outline dimensions | | 42.72(W) x 61.46(H) x 4.0(D) | | | | | (Exclude DST, bending area, component area, | mm | | | | cable of backlight and FPC) | | | | Viewing area (T/P) | 38.72(W) x 53.96(H) | mm | | | Active area (T/P) | 37.72(W) x 53.16(H) | mm | | Color TFT | Active area (LCD) | 36.72(W) x 48.96(H) | mm | | 240xRGBx320 | Display format | 240 x RGB x 320 | dots | | 240/RGD/320 | Color configuration | RGB stripe | - | | | Dot pitch | $0.153(RGB)(W) \times 0.153(H)$ | | | | Dot pitch | $(or 0.051(W) \times 0.153(H))$ | mm | | V | Veight | TBD | grams | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 5 OF 19 Figure 1: Module Specification VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 6 OF 19 Figure 2: Block Diagram VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 7 OF 19 # 3. Interface signals Table 2: Pin assignment | D: 37 | 0 1 1 | Table 2: Pin assignment | | | | | | | |---------|--------------|---------------------------------------------------------------------------------|--|--|--|--|--|--| | Pin No. | Symbol | Description | | | | | | | | 5 | GND1 | Ground. | | | | | | | | 6 | VCC1 | Power supply. | | | | | | | | | /CS | A chip select signal. | | | | | | | | 7 | (NCS) | Low: the ILI9320 is selected and accessible | | | | | | | | | (1(88) | High: the ILI9320 is not selected and not accessible | | | | | | | | | | A register select signal. | | | | | | | | 8 | RS | Low: select an index or status register; | | | | | | | | | | High: select a control register | | | | | | | | 9 | /WR | A write strobe signal and enables an operation to write data when the signal is | | | | | | | | , | (NWR) | low. | | | | | | | | 10 | /RD | A read strobe signal and enables an operation to read out data when the signal | | | | | | | | | (NRD) | is low. | | | | | | | | 11,21 | NC | No connection. | | | | | | | | 12 | X+XL | X+XL input position of touch panel. | | | | | | | | 13 | Y+YU | Y+YU input position of touch panel. | | | | | | | | 14 | X-XR | X-XR input position of touch panel. | | | | | | | | 15 | Y-YD | Y-YD input position of touch panel. | | | | | | | | 16 | LED-A | Anode of LED backlight. | | | | | | | | 17~20 | LED-K1~K4 | | | | | | | | | 1 | DB8 | | | | | | | | | 2 | DB9 | | | | | | | | | 3 | DB10 | | | | | | | | | 4 | DB11 | | | | | | | | | 22 | DB12 | | | | | | | | | 23 | DB0 | | | | | | | | | 24 | DB1 | | | | | | | | | 25 | DB2 | | | | | | | | | 26 | DB3 | Data bus in 80-system interface mode. | | | | | | | | 27 | DB4 | | | | | | | | | 28 | DB5 | | | | | | | | | 29 | DB6 | | | | | | | | | 30 | DB7 | | | | | | | | | 35 | DB13 | | | | | | | | | 36 | DB13<br>DB14 | | | | | | | | | 37 | DB14<br>DB15 | | | | | | | | | 31 | | A reset pin. | | | | | | | | 31 | /RESET | Initializes the ILI9320 with a low input. | | | | | | | | 31 | (NRESET) | Be sure to execute a power-on reset after supplying power. | | | | | | | | 32 | VCI | A supply voltage to the analog circuit. | | | | | | | | 33 | VCC | | | | | | | | | | | Power supply. | | | | | | | | 34 | GND | Ground. | | | | | | | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 8 OF 19 ### 4. Absolute Maximum Ratings ### 4.1 Electrical Maximum Ratings – for IC Only Table 3 | Parameter | Symbol | Min. | Max. | Unit | Note | |--------------------------|--------------|------|---------|------|------| | Power supply voltage (1) | VCC, IOVCC | -0.3 | +4.6 | V | 1,2 | | Power supply voltage (1) | VCI - AGND | -0.3 | +4.6 | V | 1,4 | | Power supply voltage (1) | DDVDH - AGND | -0.3 | +6.0 | V | 1,4 | | Power supply voltage (1) | AGND - VCL | -0.3 | +4.6 | V | 1 | | Power supply voltage (1) | DDVDH - VCL | -0.3 | +9.0 | V | 1,5 | | Power supply voltage (1) | VGH - AGND | -0.3 | +18.5 | V | 1,5 | | Power supply voltage (1) | AGND - VGL | -0.3 | +18.5 | V | 1,6 | | Input voltage | Vt | -0.3 | VCC+0.3 | V | 7 | #### Notes: - 1. VCC, DGND must be maintained - 2. (High) $(VCC = VCC) \ge DGND$ (Low), (High) $IOVCC \ge DGND$ (Low). - 3. Make sure (High) $VCI \ge DGND$ (Low). - 4. Make sure (High) DDVDH $\geq$ ASSD (Low). - 5. Make sure (High) $DDVDH \ge VCL$ (Low). - 6. Make sure (High) $VGH \ge ASSD$ (Low). - 7. Make sure (High) $ASSD \ge VGL$ (Low). - 8. The modules may be destroyed if they are used beyond the absolute maximum ratings. #### **4.2** Environmental Condition Table 4 | Item | Operating temperature (Topr) | | Storage<br>temperature<br>(Tstg)<br>(Note 1) | | Remark | | | |----------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------|--------|--|--| | | Min. | Max. | Min. | Max. | | | | | Ambient temperature | -20°C | +70°C | -30°C | +80°C | Dry | | | | Humidity (note 1) | 90 < 50% RH for 40° | temperature | No condensation | | | | | | Vibration (IEC 68-2-6) cells must be mounted on a suitable connector | Durati | • | 3 directions | | | | | | Shock (IEC 68-2-27)<br>Half-sine pulse shape | | Duration: 20 cycles in each direction. Pulse duration: 11 ms Peak acceleration: 981 m/s <sup>2</sup> = 100g Number of shocks: 3 shocks in 3 mutually perpendicular axes. | | | | | | Note 1: Product cannot sustain at extreme storage conditions for long time. VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 9 OF 19 # 5. Electrical Specifications ### **5.1 Typical Electrical Characteristics** At Ta = 25 °C, VCC=VCC=IOVCC=2.8V, GND=0V. Table 5 | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------|--------------|----------------------------------------|--------|------|--------|-------------------| | IO operating voltage | IOVCC | | 1 | 2.8 | - | V | | Logic operating voltage | VCC | | • | 2.8 | - | V | | Analog operating voltage | VCI | | • | TBD | - | V | | TFT gate ON voltage | VGH(Note 1) | | 12 | - | 18 | V | | TFT gate OFF voltage | VGL(Note 2) | | -12 | - | -7 | V | | TFT common electrode voltage | Vcom(Note 3) | | -2 | - | 5 | V | | TFT kick-back voltage Max. | △Vp Max | | 0.2 | - | 1.5 | V | | TFT kick-back voltage Min. | △Vp Min | | 0.2 | - | 1.5 | V | | Input signal voltage | $V_{ m IH}$ | "H" level | 0.8VCC | - | VCC | V | | input signal voltage | $V_{ m IL}$ | "L" level | -0.3 | - | 0.2VCC | V | | Supply current (Logic & LCD) | ICC | VCC=2.8V | ı | TBD | - | mA | | Supply voltage of white LED backlight | VLED | Forward current<br>=60 mA<br>Number of | ı | 3.2 | - | V | | Luminance (on the backlight surface) | | LED dies = 4 | - | 3200 | - | cd/m <sup>2</sup> | Note (1): VGH is TFT Gate operating voltage. Note (2): VGL is TFT Gate operating voltage. The low voltage level VGL signal must be fluctuates with same phase as Vcom. Note (3): Vcom must be adjusted to optimize display quality, as Crosstalk and Contrast Ratio etc.. # **5.2** Touch Panel Electrical Specification Table 6 | Item | Specification | Conditions | |---------------------|---------------|------------| | Resistance | TBD | | | Resistance | TBD | | | Linearity | TBD | | | Hardness of surface | TBD | | | Surface texture | TBD | | | Transparency | TBD | | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 10 OF 19 # **5.3** Timing Specification # **5.3.1** Reset Timing Characteristics Table 7 | Item | Symbol | Unit | Min. | Тур. | Max. | |-----------------------|-------------------|------|------|------|------| | Reset low-level width | t <sub>RES</sub> | ms | 1 | - | - | | Reset rise time | t <sub>rRES</sub> | μs | - | - | 10 | Figure 3: Reset Timing # 5.3.2 i80-system Interface Timing Characteristics Normal Write Mode Table 8 | | Item | | Unit | Min. | Тур. | Max. | Test Condition | |-----------------------------|----------------------------|------------------------------------|------|------|------|------|----------------| | Due evele time | Write | tcycw | ns | 100 | - | - | - | | Bus cycle time | Read | t <sub>CYCR</sub> | ns | 300 | - | - | - | | Write low-level pu | lse width | PW <sub>LW</sub> | ns | 50 | - | 500 | - | | Write high-level po | ulse width | PW <sub>HW</sub> | ns | 50 | - | - | - | | Read low-level pu | lse width | PW <sub>LR</sub> | ns | 150 | - | - | - | | Read high-level pulse width | | PW <sub>HR</sub> | ns | 150 | - | - | | | Write / Read rise / | fall time | t <sub>WRr</sub> /t <sub>WRf</sub> | ns | - | - | 25 | | | Setup time | Write ( RS to nCS, E/nWR ) | t <sub>AS</sub> | ns | 10 | - | - | | | Setup time | Read ( RS to nCS, RW/nRD ) | | | 5 | - | - | | | Address hold time | | t <sub>AH</sub> | ns | 5 | - | - | | | Write data set up t | time | t <sub>DSW</sub> | ns | 10 | - | - | | | Write data hold time | | t <sub>H</sub> | ns | 15 | - | - | | | Read data delay time | | t <sub>DDR</sub> | ns | - | - | 100 | | | Read data hold tin | ne | tour | ns | 5 | - | - | | Figure 4: i80-system Interface Timing VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 11 OF 19 ### 5.4 Display ON/OFF Sequence Figure 5: Display On/Off Register Setting Sequence VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 12 OF 19 ### 5.5 Deep Standby and Sleep Mode Figure 6: Deep Standby/Sleep Mode Register Setting Sequence VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 13 OF 19 #### 5.6 Power Supply Configuration When supplying and cutting off power, follow the sequence below. The setting time for oscillators, step-up circuits and operational amplifiers depends on external resistance and capacitance. Figure 7: Power Supply ON/OFF Sequence VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 14 OF 19 # 6. Optical Characteristics Table 9: Optical specifications (light source: C light, for panel only) | Parameter | | Symbol | Condition | Min. | Тур. | Max. | Unit | Remark | | |----------------|-------------------|-----------|-----------------|---------|-------|-------|-------|--------|----------| | Thurst | Threshold voltage | | Vsat | | 2.2 | 2.3 | 2.4 | ٧ | Eigang 0 | | Inresn | ola vo | ıtage | Vth | | 1.3 | 1.4 | 1.5 | ٧ | Figure8 | | | Ца | rizontal | Θ <sub>3</sub> | | 40 | 45 | | Deg. | | | Viewing | 110 | rizoritai | ⊖, | CR > 10 | 40 | 45 | | Deg. | Note 1 | | Angle<br>range | , v | ertical | Θ <sub>12</sub> | CK > 10 | 45 | 50 | | Deg. | | | | • | erucai | ⊖ <sub>6</sub> | | 15 | 20 | | Deg. | | | Contr | rast ra | ntio | CR | ⊖ = 0∘ | | 300 | | | Note 2 | | Trans | mitta | nce | T(%) | ⊖ = 0∘ | | 5.8 | | | Note 3 | | White C | 'hrom | aticitu | X <sub>w</sub> | ⊖ = 0° | 0.280 | 0.300 | 0.320 | | | | write C | .TII OTTI | aucity | y <sub>w</sub> | | 0.314 | 0.334 | 0.354 | | | | | | Red | X <sub>R</sub> | | 0.610 | 0.630 | 0.650 | | | | | | Red | y <sub>R</sub> | | 0.311 | 0.331 | 0.351 | | *Color | | Reproduct | tion | Green | X <sub>G</sub> | ⊖ = 0° | 0.265 | 0.285 | 0.305 | | Filter | | Of color | | Green | y <sub>G</sub> | 0 - 0 | 0.541 | 0.561 | 0.581 | | Glass | | | | Blue | X <sub>B</sub> | | 0.115 | 0.135 | 0.155 | | | | | | Diue | y <sub>B</sub> | | 0.106 | 0.126 | 0.146 | | | | Respo | nse T | īme | Tr+Tf | ⊖ = 0° | | 25 | | msec | Note 4 | Figure 8: The definition of Vth & Vsat VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 15 OF 19 Note (1). Viewing angle is the angle at which the contrast ratio is greater than 10. The viewing are determined for the horizontal or 3, 9 o'clock direction and the vertical or 6, 12 o'clock direction with respect to the optical axis which is normal to the LCD surface. Figure 9 Note (2). Contrast measurements shall be made at viewing angle of $\theta = 0^{\circ}$ and at the center of the LCD surface. Luminance shall be measured with all pixels in the view field set first to white, then to the dark (black) state. (See Figure 9) Luminance Contrast Ratio (CR) is defined mathematically. CR = Luminance when displaying a white raster Luminance when displaying a black raster Note (3). Transmittance is the value with Polarizer The color chromaticity coordinates specified in Table 9 shall be calculated from the spectral data measured with all pixels first in red, green, blue and white. Measurements shall be made at the center of the C/F. Measurement condition is C - light source & Halogen Lamp. Note (4). The electro-optical response time measurements shall be made as Figure 10 by switching the "data" input signal ON and OFF. The times needed for the luminance to change from 10% to 90% is Tr, and 90% to 10% is Td. Figure 10 VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 16 OF 19 # 7. Reliability Test # Table 10 | No | Test Items | Conditions | | | | | |----|-------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--| | 1 | High temperature storage test | Ta = 80 °C, 240 hrs | | | | | | 2 | Low temperature storage test | Ta = -30 °C, 240 hrs | | | | | | 3 | High temperature operation<br>Test | Ta = 70 °C, 240 hrs | | | | | | 4 | Low temperature operation test | Ta = -20 °C, 240 hrs | | | | | | 5 | High Temp. and High Humidity<br>Storage | T = $60^{\circ}$ C /90% for 240hr (But no condensation dew) | | | | | | 6 | High temperature & high humidity operation test | Ta = 60 °C, 90 %RH, 240 hrs | | | | | | 7 | Thermal shock | Ta = -40 $^{\circ}$ C $\leftrightarrow$ 80 $^{\circ}$ C , 100 cycle | | | | | | 8 | Packing Vibration test<br>(non-operating) | Frequency range: 10Hz ~ 55Hz<br>Stroke: 1.5mm, Sweep: 10Hz~55Hz<br>XYZ 2 hours for each direction | | | | | | 9 | Packing Shock test<br>(non-operating) | 980m/s2, 6ms,±X,Y,Z 3times for direction | | | | | | 10 | Press Cooking Test | 2atm, 120℃, 100%, 24h | | | | | | 11 | Altitude Test<br>(non – operating) | 25°C, 24h, 40000ft | | | | | | 12 | Electrostatic discharge test | Air<br>Contact | : 150 pF, 330Ω, 8KV 5times/4Corner<br>: 150 pF, 330Ω, 6KV 5times/4Corner | | | | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 17 OF 19 # 8. TFT Panel Inspection Specifications Note: Customer must 100% examine received TFT panels according to this inspection specifications. | | 1 | | | | Acceptable counts | | |--------------------------------------------|-----------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------| | 1. Dot Defects | | Classifications | | Visible area | Non-visible area | | | | a b | | | Ф≦0.10 | Don't care | Don't care | | (including | | A grade | | $0.10 < \Phi \le 0.20$ | 1 | | | particles and | Φ=(a+b)/2 | | | 0.20<Φ | 0 | | | TFT dot defects) | | D grade | | 0.1<Φ≦0.15 | 5 | | | | | | | 0.15<Φ≦0.2 | 3 | | | | A | Classification | | | Acceptab | le counts | | | L | Classifications | | 18 | Visible area | Non-visible area | | | | A grade | $W \leq 0.03, L \leq 3.0$ | | Don't care | | | | | | 0.03 | <w≦0.05,l< td=""><td>4</td><td></td></w≦0.05,l<> | 4 | | | 2. Line Defects | | | ≦2.0 | | 1 | Don't care | | | | | | | According to dot | | | | | | | 0.05 <w defects.<="" td=""><td></td></w> | | | | | | B grade<br>(for reference) | 0.03 <w 0.05,l<="" td="" ≦=""><td>3</td><td></td></w> | | 3 | | | | | | | ≦3.0 | 3 | | | 3.Glass bur | Heat press Head O. 3max Top glass Bottom Glass O. 2min | | | <ul> <li>1). b ≤ 1.0, and not affect outline dimension and assemble</li> <li>2). Around bonding area, b must fulfill b ≤ (c-0.2) max,</li></ul> | | | | 4. End seal dimension | 0.8max<br>v seal Panel | | <ul> <li>1).Depth =&lt; 0.2 mm, and not enter to the visible area.</li> <li>2). Height =&lt; 0.8 mm.</li> <li>3). L=The cell chip width+(2~6)mm.</li> </ul> | | | | | <ol><li>Glass edges<br/>breakage</li></ol> | Conductive Pad IC Area Top Glass Bottom Glass Broken Area Breakage on step glass | | Categories | | | | | | | | A If $a \le t$ and $b \le 3$ , c has no limit. | | | | | | | | B a ≦ t, b≦3, c≦3 | | | | | | | | C mark, th | nage FPC contacts and /or alignment<br>then b ≦ 0.5, and the FPC contacts<br>x 25% max | | | | | | | | D Side br | eakage should not | damage alignment | VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 18 OF 19 length; L: total length of FPC contacts (Unit: mm) VL-PS-COG-T240MBQI-04 REV.A (2.4" TFT CGA+FPA+LBL) AUG/2007 PAGE 19 OF 19 #### Remark #### HANDLING LCD AND LCD MODULES #### 1. Liquid Crystal Display (LCD) LCD is made up of glass, organic sealant, organic fluid and polymer based polarizers. The following precautions should - Keep the temperature within range for use and storage. Excessive temperature and humidity could cause polarization degredation, polarizer peel-off or bubble generation. When storage for a long period over 40° C is required, the relative humidity should be kept below 60%. - Do not contact the exposed polarizers with anything (2) harder than an HB pencil lead. To clean dust off the display surface, wipe gently with cotton, chamois or other soft material soaked in petroleum benzin. Never scrub hard. - Varitronix does not responsible for any polarizer defect after the protective film has been removed (3) - defect after the protective film has been removed from the display Wipe off saliva or water drops immediately. Contact with water over a long period of time may cause polarizer deformation or color fading, while an active LCD with water condensation on its surface will cause corrosion of ITO electrodes. PETROLEUM BENZIN is recommended to remove enhanced used to extend for the form of the protection of the condensation of the protection of the first period of the protection of the first period of the protection - (5) adhesives used to attach front/rear polarizers and reflectors, while chemicals like acetone, toluene, ethanol and isopropyl alcohol will cause damage to the polarizer. Avoid oil and fats. Avoid lacquer and epoxies which might contain solvents and hardeners to cause electrode errosion. Some solvents will also soften the epoxy covering the DIL pins and thereby weakening the adhesion of the epoxy on glass. This weakening the adhesion of the epoxy on glass. This will cause the exposed electrodes to erode electrochemically when operating in high humidity and condensing environment. Glass can be easily chipped or cracked from rough handling, especially at corners and edges. Do not drive LCD with DC voltage. When soldering DIL pins, avoid excessive heat and keep soldering temperature between 260°C to 300°C for no more than 5 seconds. Niver use was on - for no more than 5 seconds. Never use wave or reflow soldering. #### 2. Liquid Crystal Display Modules (MDL) #### 2.1 Mechanical Considerations MDL's are assembled and adjusted with a high degree of precision. Avoid excessive shocks and do not make any alterations or modifications. The following should be noted. - Do not tamper in any way with the tabs on the metal - frame. Do not modify the PCB by drilling extra holes, changing its outline, moving its components or modifying its pattern. - Do not touch the elastomer connector (conductive rubber), especially when inserting an EL panel. - When mounting a MDL make sure that the PCB is not under any stress such as bending or twisting. Elastomer contacts are very delicate and missing pixels could result from slight dislocation of any of the elements - Avoid pressing on the metal bezel, otherwise the elastomer connector could be deformed and lose contact, resulting in missing pixels. If FPCA need to be bent, please refer the suggested - bending area on the specification. The stiffener and component area on FPC/FFC/COF must not be bent during or after assembly (Note: for those models with FPC/FFC/COF+stiffener). - Sharp bending should be avoided on FPC to prevent #### 2.2 Static Electricity MDL contains CMOS LSI's and the same precaution for such devices should apply, namely: - The operator should be grounded whenever he comes into contact with the module. Never touch any of the conductive parts such as the LSI pads, the copper leads on the PCB and the interface terminals with any part of the human body. The modules should be kept in antistatic bags or - other containers resistant to static for storas - Only properly grounded soldering irons should be - If an electric screwdriver is used it should be well grounded and shielded from commutator sparks. - grounded and stitled from commutator spears. The normal static prevention measures should be observed for work clothes and working benches; for the latter conductive (rubber) mat is recommended. - Since dry air is inducive to statics, a relative humidity of 50 60% is recommended. - Solder only to the I/O terminals. Use only soldering irons with proper grounding and - Soldering temperature is $280^{\circ}C \pm 10^{\circ}C$ . - Soldering time: 3 to 4 seconds. Use eutectic solder with resin flux fill. If flux is used, the LCD surface should be covered to avoid flux spatters. Flux residue should be removed afterwards. - Use proper de-soldering methods (e.g. suction type desoldering irons) to remove lead wires from the I/O terminals when necessary. Do not repeat the soldering/ desoldering process more than three times as the pads and plated through holes may be damaged. #### 2.4 Label Identification labels will be stuck on the module without 3. Operation obstructing the viewing area of display. - The viewing angle can be adjusted by varying the LCD driving voltage Vo. Driving voltage should be kept within specified range excess voltage shortens display life. - Response time increases with decrease in temperature - Display may turn black or dark Blue at temperature - Display may turn black or dark Blue at temperatures above its operational range; this is however not destructive and the display will return to normal once the temperature falls back to range. Mechanical disturbance during operation (such as pressing on the viewing area) may cause the segments to appear "fractured". They will recover once the display is turned off. Condensation at terminals will cause malfunction and possible electrochemical reaction. Relative humidity - possible electrochemical reaction. Relative humidity of the environment should therefore be kept below - Display performance may vary out of viewing area If there is any special requirement on performance out of viewing area, please consult Varitronix. #### 4. Storage and Reliability - LCD's should be kept in sealed polyethylene bags while MDL's should use antistatic ones. If properly sealed, there is no need for desiccant. - Store in dark places and do not expose to sunlight or fluorescent light. Keep the temperature between 0°C and 35°C and the relative humidity low. Please consult VARITRONIX for other storage requirements. - Water condensation will affect reliability performance of the display and is not allowed. Semi-conductor device on the display is sensitive to - light and should be protected properly. - - Power up/down sequence. a) Power Up: in general, LCD supply voltage, Vo must be supplied after logic voltage, VDD becomes steady. Please refer to related IC data sheet for details. - Power Down: in general, LCD supply voltage, Vo must be removed before logic voltage, VDD turns off. Please refer to related IC data sheet for details. #### 5. Safety If any fluid leaks out of a damaged glass cell, wash off any human part that comes into contact with soap and water. Never swallow the fluid. The toxicity is extremely low but caution should be exercised at all times. #### LIMITED WARRANTY VARITRONIX LCDs and modules are not consumer products, but may be incorporated by VARITRONIX's customers into consumer products or components thereof. VARITRONIX does not warrant that its LCDs and components are fit for any such particular purpose. The liability of VARITRONIX is limited to repair or replacement on the terms set forth below. VARITRONIX will not be responsible for any subsequent or consequential events or injury or damage to any personnel or user including third party personnel and/or user. Unless otherwise agreed in writing between VARITRONIX and the customer, VARITRONIX will only replace or repair any of its LCD which is found defective electrically or visually when inspected in accordance with VARITRONIX LCD Acceptance Standards (copies available on request), for a period of one year from the date of shipment. Confirmation of such date shall be based on freight - No warranty can be granted if any of the precautions stated in HANDLING LCD and LCD Modules above have been disregarded Broken glass, scratches on polarizers, mechanical damages as well as defects that are caused by accelerated environmental tests are - as detects that are classed by accelerated chivinimiental tests are excluded from warranty. In returning the LCD and Modules, they must be properly packaged and there should be detailed description of the failures or defects. #### IMPORTANT NOTICE The information presented in this document has been carefully checked and is believed to be accurate, however, no responsibility is assumed for inaccuracies. VARITRONIX reserves the right to make changes to any specifications without further notice for performance, reliability, production technique and other considerations, VARITRONIX does not assume any liability arising out of the application or use of products herein. Please see Limited Warranty in the previous "Varitronix Limited reserves the right to change this specification." TEL:(852) 2197-6000, FAX:(852) 2343-9555. URL:http://www.varitronix.com - END -